## Advanced Logic Synthesis -Video course

## **COURSE OUTLINE**

- The goal of the course is to study the components of digital design & advanced concepts in synthesis process
- To understand the importance of technology, libraries, design constraints, design rules
- To understand the usefulness of reports with respect to design on Area, Timing & Power
- •

#### Learning Outcomes:

- Ability to set constraints, Validate the results and analyze the reports
- Ability to synthesize the design based on Area and Timing priority
- Ability to perform critical path synthesis
- Ability to perform timing analysis on the synthesized netlist
- Ability to verify the functional equivalence of the synthesized netlist Vs RTL

## COURSE DETAIL

| Unit<br>No | Title                                                                                                                                                                                                                                                                                                                       |  |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1          | MOS Transistor<br>M o s Transistor, Logic, Pmos Transistor, Nmos<br>Transistor, CMOS Transistor, Design of basic<br>gates, combinational circuits and sequential<br>circuits using MOS transistor logic. Stick diagrams<br>and layout diagrams for basic circuits, Lambda<br>Based Rules, Calculation of propagation delays |  |
|            |                                                                                                                                                                                                                                                                                                                             |  |



NPTEL http://nptel.ac.in

# Electronics & Communication Engineering

### **Coordinators:**

#### Dhiraj Taneja

Department of Electronics and communication EngineeringIIT Madras

| 2 | Digital timing in CMOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|   | Static CMOS circuit, NMOS Transistors in<br>Series/Parallel Connection, PMOS Transistors in<br>Series/Parallel Connection, Complex CMOS Gate,<br>Cell Design, Standard Cells, Stick Diagrams,<br>Switch Delay Model, Fast Complex Gates, Sizing<br>Logic Paths for Speed, Logical Effort of Gates,<br>Multistage Networks, Ratioed Logic, Pseudo-<br>NMOS                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|   | Sequential logic, Latch versus register, Latch-<br>Based Design, Maximum Clock Frequency, Meta-<br>Stability, Mux-Based Latches, Master-Slave (Edge-<br>Triggered) Register, Setup/Hold Times                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|   | Wire Load Model. Linear timing model. Non linear delay model (NLDM). Timing models for combinational & sequencial cells.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|   | Clock specification, Basic clock specification.<br>Extended clock specification. Clock uncertainty.<br>Inter-clock uncertainty. Master clock latency.<br>Generated clocks. Divided clock. Multiplied clock.<br>Gated clock. Master clock at clock gating cell<br>output. Edge_shift option. Generated clock latency.                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 3 | Process Of Synthesis, Libraries And<br>Technology Mapping                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 3 | Process Of Synthesis, Libraries And<br>Technology Mapping<br>Introduction to synthesis, synthesizable and non<br>synthesizable constructs. Logical synthesis of<br>basic combinational and sequential<br>circuits.Synthesis Methodologies. Pre and post<br>synthesis mismatch. Translation, mapping and<br>optimization. Overview of Libraries: Target library,<br>synthetic library, symbol library and link Library.<br>Reading the design. Design constraints: design<br>rule constraints and optimization constraints.<br>Optimization for power, timing and area. Compile<br>strategies in synthesis. Design analysis.<br>Importance of wire load models. Specifying<br>operating conditions and system interface<br>characteristics                    |  |
| 3 | Process Of Synthesis, Libraries And<br>Technology MappingIntroduction to synthesis, synthesizable and non<br>synthesizable constructs. Logical synthesis of<br>basic combinational and sequential<br>circuits.Synthesis Methodologies. Pre and post<br>synthesis mismatch. Translation, mapping and<br>optimization. Overview of Libraries: Target library,<br>synthetic library, symbol library and link Library.<br>Reading the design. Design constraints: design<br>rule constraints and optimization constraints.<br>Optimization for power, timing and area. Compile<br>strategies in synthesis. Design analysis.<br>Importance of wire load models. Specifying<br>operating conditions and system interface<br>characteristicsAdvanced Synthesis flow |  |

|                                                                                                                                                                                                                                                                         | 5 | <b>Timing Analysis</b><br>Introduction to timing concepts. Setup and hold<br>times. Setup and hold time equalities and<br>inequalities. Timing paths. Static timing delay<br>calculation for basic flip flop & sequential circuits.<br>Definition of "timing path". Grouped timing paths.<br>Timing path delay. Recovery and removal times.<br>Pulse width, signal slew. Clock latency. Clock skew.<br>Input arrival time. Output required time. Slack and<br>critical path. False paths. Multi-cycle paths. |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| <ul> <li>References:</li> <li>Instructor reference material</li> <li>Digital Design by M. Morris Mano, 4th edition, PHI<br/>Publishers</li> <li>Tool user guides</li> <li>Fundamentals of digital circuits by A.Anand Kumar, 2nd<br/>Edition, PHI Publishers</li> </ul> |   | <b>:es:</b><br>ructor reference material<br>ital Design by M. Morris Mano, 4th edition, PHI<br>ilishers<br>I user guides<br>idamentals of digital circuits by A.Anand Kumar, 2nd<br>iion, PHI Publishers                                                                                                                                                                                                                                                                                                     |  |

A joint venture by IISc and IITs, funded by MHRD, Govt of India

http://nptel.ac.in