# NOC: Computer Architecture -Video course

#### **COURSE OUTLINE**

Computer architecture course deals with instruction set architecture, microarchitecture and efficient implementation of microarchitecture. Understanding the computer architecture concepts is essential for students interested in hardware, processor design, compilers, and operating systems.

In the last four decades, the number of transistors in a chip has increased from few thousands to few billions. In order to utilize the available transistors in a chip to improve computational power, various micro-architectural techniques have been proposed, which lead to the design of variety of processors, from simple in-order pipeline processors to recent multi-core processors. The course provides a detailed understanding of various processor microarchitectural designs, which include inorder scalar pipeline design, out-of-order superscalar processor design, and multicore processor design.



Computer Science and Engineering

#### **Pre-requisites:**

Digital Logic Design or Digital Circuits and Systems, Computer Organization

## **COURSE DETAIL**

| Week.<br>No | Topics                                                                                          |  |
|-------------|-------------------------------------------------------------------------------------------------|--|
| 1.          | Introduction, Instruction Set Principles<br>Memory Hierarchy Design – Cache Memory<br>Hierarchy |  |
| 2.          |                                                                                                 |  |
| 3.          | Memory Hierarchy Design – Main Memory Design                                                    |  |
| 4.          | Fundamental of Pipelining                                                                       |  |
| 5.          | Instruction Level Parallelism                                                                   |  |
|             | Out-of-Order Execution                                                                          |  |

### **Coordinators:**

Prof.Madhu Mutyam Department of Computer Science and EngineeringIIT Madras

|   | 6.         |                                                                                             |                    |
|---|------------|---------------------------------------------------------------------------------------------|--------------------|
|   | 7.         | Thread-Level Parallelism – Multi-core Processor                                             |                    |
|   | 8.         | Thread-Level Parallelism – Cache Coherency problem, Synchronization, and Memory Consistency |                    |
| А | joint vent | ure by IISc and IITs, funded by MHRD, Govt of India                                         | http://nptel.ac.in |